Mobiveil's RapidIO Controller solution (GRIOTM) is a highly flexible and configurable IP. The Mobiveil RapidIO Controller Solution can be used as a Host or device. The RapidIO Controller when used along with Mobiveil's RapidIO to AXI Bridge (RAB) provides high speed multi-channel DMA, Data Message and Data streaming functionality to match the bandwidth requirements of the RapidIO interface.

The Mobiveil RapidIO Controller has a simple, configurable and layered architecture, independent of applications, implementation tools, PHY Designs or most importantly target technology. The controller architecture is carefully tailored to optimize latency, power consumption, and silicon footprint, making it ideal for cost and performance sensitive applications. The RapidIO solution provides highly scalable bandwidth through a configurable data path width and clock frequency.

Mobiveil solution allows the licensees to easily migrate among FPGA, Gate array and Standard cell technologies optimally. Its flexible backend interface makes it easy to be integrated into wide range of applications. Mobiveil solution provides highly scalable bandwidth through configurable lanes, widths and frequencies.

**Overview**

**Features**

- Compliant to RapidIO Specifications revision 4.0
- Compliant with RapidIO Error Management Extension specification, Revision 4.0
- Implements Logical, Transport and Physical layers functions
- Architected for high link utilization and low latency
- Efficient receive and transmit buffering scheme
- Implements receiver controlled flow control
- Provides Packet oriented user logic interface
Specifications

Features
- Serial and Parallel interfaces supported
- 1x, 2x and 4x serial interface
- 64/128/256-bit internal data path
- PBUS interface for configuration register access
- Up to 256 Bytes data payload
- Hardware error recovery
- Exhaustive error reporting and handling
- Pass-Through mode of operation for RIO packets up to 288 bytes
- Accept all Mode of operation for fail over support

Configurable Options
- PIO, DMA, Message, Data streaming or mixed mode of operation
- Parallel/Serial mode of operation
- Bypass Support

Design Attributes
- Highly modular and configurable design
- Layered architecture
- Fully synchronous design
- Supports both sync and async reset
- Clearly demarked clock domains
- Software control for key features
- Multiple loop backs for debug

Product Package
- Configurable RTL Code
- HDL based test bench and behavioral models
- Test cases
- Protocol checkers, bus watchers and performance monitors
- Configurable synthesis shell

About Mobiveil

Mobiveil is a fast growing Technology company that specializes in creation of Intellectual Properties, platforms and Solutions for storage, networking and IoT market. The Mobiveil team leverages decades of experience in delivering high-quality, production-proven, high-speed serial interconnect Silicon IP cores to the leading customers worldwide. With a highly motivated engineering team, dedicated integration support, flexible business models, strong industry presence through strategic alliances and key partnerships, Mobiveil solutions have added tremendous value to the customers in executing their marketing and engineering goals within budget and on time.

Mobiveil is headquartered in the Silicon Valley with engineering development centers located in Milpitas, CA, Chennai, Hyderabad and Bangalore, India, and Sales offices and representatives located in US, Europe, Israel, Japan, Taiwan and Peoples Republic of China.